

July 1990 Revised May 1999

# 74ACTQ153 Quiet Series Dual 4-Input Multiplexer

#### **General Description**

The ACTQ153 is a high-speed dual 4-input multiplexer with common select inputs and individual enable inputs for each section. It can select two lines of data from four sources. The two buffered outputs present data in the true (non-inverted) form. In addition to multiplexer operation, the ACTQ153 can act as a function generator and generate any two functions of three variables.

#### **Features**

- Outputs source/sink 24 mA
- ACTQ153 has TTL-compatible inputs
- Guaranteed simultaneous switching noise level and dynamic threshold performance
- Guaranteed pin-to-pin skew AC performance
- Improved latch-up immunity

#### **Ordering Code:**

| Order Number | Package Number | Package Description                                                       |
|--------------|----------------|---------------------------------------------------------------------------|
| 74ACTQ153SC  | M20B           | 20-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300 Wide |
| 74ACTQ153PC  | N20A           | 20-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide     |

Device also available in Tape and Reel. Specify by appending suffix letter "X" to the ordering code.

### **Logic Symbols**



IEEE/IEC



# **Connection Diagram**



#### **Pin Descriptions**

| Pin Names                         | Description          |
|-----------------------------------|----------------------|
| I <sub>0a</sub> - 1 <sub>3a</sub> | Side A Data Inputs   |
| I <sub>0b</sub> - 1 <sub>3b</sub> | Side B Data Inputs   |
| S <sub>0</sub> , S <sub>1</sub>   | Common Select Inputs |
| E <sub>a</sub>                    | Side A Enable Input  |
| Ē <sub>b</sub>                    | Side B Enable Input  |
| Z <sub>a</sub>                    | Side A Output        |
| Z <sub>b</sub>                    | Side B Output        |

FACT™, FACT Quiet Series™, and GTO™ are trademarks of Fairchild Semiconductor Corporation.

# **Functional Description**

The ACTQ153 is a dual 4-input multiplexer. It can select two bits of data from up to four sources under the control of the common Select inputs  $(S_0,\,S_1)$ . The two 4-input multiplexer circuits have individual active-LOW Enables  $(\overline{E}_a,\,\overline{E}_b)$  which can be used to strobe the outputs independently. When the Enables  $(\overline{E}_a,\,\overline{E}_b)$  are HIGH, the corresponding outputs  $(A_2,\,Z_b)$  are forced LOW. The ACTQ153 is the logic implementation of a 2-pole, 4-position switch, where the position of the switch is determined by the logic levels supplied to the Select inputs. The logic equations for the outputs are shown below.

$$\begin{split} Z_a &= \overline{E}_a \bullet (I_{0a} \bullet \overline{S}_1 \bullet \overline{S}_0 + I_{1a} \bullet \overline{S}_1 \bullet S_0 + \\ I_{2a} \bullet S_1 \bullet \overline{S}_0 + I_{3a} \bullet S_1 \bullet S_0) \\ Z_b &= \overline{E}_b \bullet (I_{0b} \bullet \overline{S}_1 \bullet \overline{S}_0 \bullet I_{1b} \bullet \overline{S}_1 \bullet S_0 + \\ I_{2b} \bullet S_1 \bullet \overline{S}_0 + I_{3b} \bullet S_1 \bullet S_0) \end{split}$$

#### **Truth Table**

| Select<br>Inputs |                |   | Outputs        |                |                |                |   |
|------------------|----------------|---|----------------|----------------|----------------|----------------|---|
| S <sub>0</sub>   | S <sub>1</sub> | Ē | I <sub>0</sub> | I <sub>1</sub> | l <sub>2</sub> | l <sub>3</sub> | Z |
| Χ                | Χ              | Н | Χ              | Х              | Χ              | Χ              | L |
| L                | L              | L | L              | Х              | Χ              | Χ              | L |
| L                | L              | L | Н              | Х              | Х              | Х              | Н |
| Н                | L              | L | Х              | L              | Х              | Х              | L |
| Н                | L              | L | х              | Н              | х              | х              | Н |
| L                | Н              | L | Х              | Х              | L              | Х              | L |
| L                | Н              | L | Х              | Х              | Н              | Х              | Н |
| Н                | Н              | L | Χ              | Χ              | Х              | L              | L |
| Η                | Н              | L | Х              | Х              | Х              | Н              | Н |

H = HIGH Voltage Level L = LOW Voltage Level

## **Logic Diagram**



Please note that this diagram is provided only for the understanding of logic operations and should not be used to estimate propagation delays.

X = Immaterial

#### **Absolute Maximum Ratings**(Note 1)

Supply Voltage (V $_{CC}$ ) -0.5V to +7.0V

DC Input Diode Current (I<sub>IK</sub>)

 $\begin{array}{ccc} V_I = -0.5 \text{V} & -20 \text{ mA} \\ V_I = V_{CC} + 0.5 \text{V} & +20 \text{ mA} \\ \text{DC Input Voltage (V_I)} & -0.5 \text{V to V}_{CC} + 0.5 \text{V} \end{array}$ 

DC Output Diode Current (I<sub>OK</sub>)

 $V_{O} = -0.5V$  -20 mA  $V_{O} = V_{CC} + 0.5V$  +20 mA

 $V_O = V_{CC} + 0.5V$  +20 mA DC Output Voltage ( $V_O$ ) -0.5V to  $V_{CC} + 0.5V$ 

DC Output Source

or Sink Current (I<sub>O</sub>) ±50 mA

DC V<sub>CC</sub> or Ground Current

per Output Pin ( $I_{CC}$  or  $I_{GND}$ )  $\pm 50$  mA Storage Temperature ( $T_{STG}$ )  $-65^{\circ}$ C to  $+150^{\circ}$ C

 $\begin{array}{lll} \mbox{Storage Temperature } (\mbox{T}_{\mbox{STG}}) & -65\mbox{°C to } +150\mbox{°C} \\ \mbox{DC Latch-Up Source or Sink Current} & \pm 300\mbox{ mA} \end{array}$ 

Junction Temperature (T<sub>J</sub>)

PDIP 140°C

# Recommended Operating Conditions

Minimum Input Edge Rate  $\Delta V/\Delta t$ 

V<sub>IN</sub> from 0.8V to 2.0V

V<sub>CC</sub> @ 4.5V, 5.5V 125 mV/ns

Note 1: Absolute maximum ratings are those values beyond which damage to the device may occur. The databook specifications should be met, without exception, to ensure that the system design is reliable over its power supply, temperature, and output/input loading variables. Fairchild does not recommend operation of FACT<sup>TM</sup> circuits outside databook specifications.

#### **DC Electrical Characteristics**

| Symbol                   | Parameter               | V <sub>CC</sub> | T <sub>A</sub> = +25°C |       | $T_A = -40^{\circ}C$ to $+85^{\circ}C$ | Units  | Conditions                              |
|--------------------------|-------------------------|-----------------|------------------------|-------|----------------------------------------|--------|-----------------------------------------|
| Syllibol                 | raiailletei             | (V)             | Тур                    | Guara | nteed Limits                           | Ullits | Conditions                              |
| V <sub>IH</sub>          | Minimum HIGH Level      | 4.5             | 1.5                    | 2.0   | 2.0                                    | V      | V <sub>OUT</sub> = 0.1V                 |
|                          | Input Voltage           | 5.5             | 1.5                    | 2.0   | 2.0                                    | V      | or V <sub>CC</sub> – 0.1V               |
| V <sub>IL</sub>          | Maximum LOW Level       | 4.5             | 1.5                    | 0.8   | 0.8                                    | V      | V <sub>OUT</sub> = 0.1V                 |
|                          | Input Voltage           | 5.5             | 1.5                    | 0.8   | 0.8                                    | V      | or V <sub>CC</sub> – 0.1V               |
| V <sub>OH</sub>          | Minimum HIGH Level      | 4.5             | 4.49                   | 4.4   | 4.4                                    | V      | $I_{OUT} = -50 \mu A$                   |
|                          | Output Voltage          | 5.5             | 5.49                   | 5.4   | 5.4                                    | V      |                                         |
|                          |                         |                 |                        |       |                                        |        | $V_{IN} = V_{IL}$ or $V_{IH}$           |
|                          |                         | 4.5             |                        | 3.86  | 3.76                                   | V      | $I_{OH} = -24 \text{ mA}$               |
|                          |                         | 5.5             |                        | 4.86  | 4.76                                   |        | $I_{OH} = -24 \text{ mA (Note 2)}$      |
| V <sub>OL</sub>          | Maximum LOW Level       | 4.5             | 0.001                  | 0.1   | 0.1                                    | V      | I <sub>OUT</sub> = 50 μA                |
|                          | Output Voltage          | 5.5             | 0.001                  | 0.1   | 0.1                                    | V      |                                         |
|                          |                         |                 |                        |       |                                        |        | $V_{IN} = V_{IL}$ or $V_{IH}$           |
|                          |                         | 4.5             |                        | 0.36  | 0.44                                   | V      | $I_{OL} = 24 \text{ mA}$                |
|                          |                         | 5.5             |                        | 0.36  | 0.44                                   |        | I <sub>OL</sub> = 24 mA (Note 2)        |
| I <sub>IN</sub>          | Maximum Input           | 5.5             |                        | ±0.1  | ±1.0                                   | μА     | $V_1 = V_{CC}$ , GND                    |
|                          | Leakage Current         | 5.5             |                        | 10.1  | 11.0                                   | μΛ     | VI = VCC, GIVD                          |
| I <sub>CCT</sub> Maximum |                         | 5.5             | 0.6                    |       | 1.5                                    | μА     | V <sub>I</sub> = V <sub>CC</sub> - 2.1V |
|                          | I <sub>CC</sub> /Input  | 5.5             | 0.0                    |       | 1.5                                    | μΛ     | VI = VCC - 2.1V                         |
| I <sub>OLD</sub>         | Minimum Dynamic         | 5.5             |                        |       | 75                                     | mA     | V <sub>OLD</sub> = 1.65V Max            |
| I <sub>OHD</sub>         | Output Current (Note 3) | 5.5             |                        |       | -75                                    | mA     | V <sub>OHD</sub> = 3.85V Min            |
| I <sub>CC</sub>          | Maximum Quiescent       | 5.5             |                        | 8.0   | 80.0                                   | μА     | $V_{IN} = V_{CC}$                       |
|                          | Supply Current          | 0.0             |                        | 0.0   | 00.0                                   | μι     | or GND                                  |
| V <sub>OLP</sub>         | Maximum HIGH Level      | 5.0             | 1.1                    | 1.5   |                                        | V      | Figure 1Figure 2                        |
|                          | Output Noise            | 0.0             | 1.1                    | 1.0   |                                        | •      | (Note 4)(Note 5)                        |
| V <sub>OLV</sub>         | Maximum LOW Level       | 5.0             | -0.6                   | -1.2  |                                        | V      | Figure 1Figure 2                        |
|                          | Output Noise            | 5.0             | -0.0                   | -1.2  |                                        | v      | rigate irigate z                        |
| V <sub>IHD</sub>         | Minimum HIGH Level      | 5.0             | 1.9                    | 2.2   |                                        | V      | (Note 4)(Note 6)                        |
|                          | Dynamic Input Voltage   |                 | 1.5                    | 2.2   |                                        |        | (11010 4)(11010 0)                      |
| V <sub>ILD</sub>         | Maximum LOW Level       | 5.0             | 1.2                    | 0.8   |                                        | V      | (Note 4)(Note 6)                        |
|                          | Dynamic Input Voltage   | 5.0             | 1.2                    | 0.0   |                                        | · ·    | (11010 4)(11010 0)                      |
|                          |                         |                 |                        |       |                                        |        |                                         |

Note 2: All outputs loaded; thresholds on input associated with output under test.

Note 3: Maximum test duration 2.0 ms, one output loaded at a time.

# DC Electrical Characteristics (Continued)

Note 4: Worst case package.

Note 5: Max number of outputs defined as (n). Data Inputs are driven 0V to 5V. One Data Input @  $V_{IN} = GND$ .

Note 6: Max number of Data Inputs (n) switching. (n-1) inputs switching 0V to 5V. Input-under-test switching: 5V to threshold  $(V_{ILD})$ , 0V to threshold  $(V_{IHD})$ , f = 1 MHz.

#### **AC Electrical Characteristics**

|                  | Parameter                 | V <sub>CC</sub> | $T_A = +25$ °C $C_L = 50 \text{ pF}$ |     |      | $T_A = -40$ °C to +85°C $C_L = 50$ pF |      | Units |
|------------------|---------------------------|-----------------|--------------------------------------|-----|------|---------------------------------------|------|-------|
| Symbol           |                           | (V)             |                                      |     |      |                                       |      |       |
|                  |                           | (Note 7)        | Min                                  | Тур | Max  | Min                                   | Max  |       |
| t <sub>PLH</sub> | Propagation Delay         | 5.0             | 3.0                                  | 7.0 | 11.5 | 2.0                                   | 13.5 | ns    |
|                  | $S_n$ to $Z_n$            | 3.0             | 3.0                                  | 7.0 | 11.5 | 2.0                                   | 13.5 | 110   |
| t <sub>PHL</sub> | Propagation Delay         | 5.0             | 3.0                                  | 7.0 | 11.5 | 2.5                                   | 13.5 | ns    |
|                  | $S_n$ to $Z_n$            | 3.0             | 3.0                                  | 7.0 | 11.5 | 2.5                                   | 13.5 | 115   |
| t <sub>PLH</sub> | Propagation Delay         | 5.0             | 2.0                                  | 6.5 | 10.5 | 2.0                                   | 12.5 | ns    |
|                  | $\overline{E}_n$ to $Z_n$ | 5.0             | 2.0                                  | 0.5 | 10.5 | 2.0                                   | 12.5 | 115   |
| t <sub>PHL</sub> | Propagation Delay         | 5.0             | 3.0                                  | 6.0 | 9.5  | 2.5                                   | 11.0 | ns    |
|                  | $\overline{E}_n$ to $Z_n$ | 5.0             | 3.0                                  | 6.0 | 9.5  | 2.5                                   | 11.0 | 115   |
| t <sub>PLH</sub> | Propagation Delay         | 5.0             | 2.5                                  | 5.5 | 9.5  | 2.0                                   | 11.0 | ns    |
|                  | $I_n$ to $Z_n$            | 3.0             | 2.5                                  | 5.5 | 3.5  | 2.0                                   | 11.0 | 115   |
| t <sub>PHL</sub> | Propagation Delay         | 5.0             | 2.0                                  | 5.5 | 9.5  | 2.0                                   | 11.0 | ns    |
|                  | $I_n$ to $Z_n$            | 3.0             | 2.0                                  | 5.5 | 3.3  | 2.0                                   | 11.0 | 113   |

Note 7: Voltage Range 5.0 is 5.0V ± 0.5V

# Capacitance

| Symbol          | Parameter                     | Тур  | Units | Conditions             |
|-----------------|-------------------------------|------|-------|------------------------|
| C <sub>IN</sub> | Input Capacitance             | 4.5  | pF    | $V_{CC} = 5.0V$        |
| C <sub>PD</sub> | Power Dissipation Capacitance | 65.0 | pF    | V <sub>CC</sub> = 5.0V |

#### **FACT Noise Characteristics**

The setup of a noise characteristics measurement is critical to the accuracy and repeatability of the tests. The following is a brief description of the setup used to measure the noise characteristics of FACT.

#### Equipment:

Hewlett Packard Model 8180A Word Generator PC-163A Test Fixture

Tektronics Model 7854 Oscilloscope

#### Procedure:

- 1. Verify Test Fixture Loading: Standard Load 50 pF,  $500\Omega.\,$
- Deskew the HFS generator so that no two channels have greater than 150 ps skew between them. This requires that the oscilloscope be deskewed first. It is important to deskew the HFS generator channels before testing. This will ensure that the outputs switch simultaneously.
- Terminate all inputs and outputs to ensure proper loading of the outputs and that the input levels are at the correct voltage.
- Set the HFS generator to toggle all but one output at a frequency of 1 MHz. Greater frequencies will increase DUT heating and effect the results of the measurement.
- Set the HFS generator input levels at 0V LOW and 3V HIGH for ACT devices and 0V LOW and 5V HIGH for AC devices. Verify levels with an oscilloscope.



Note 8:  $V_{OHV}$  and  $V_{OLP}$  are measured with respect to ground reference. Note 9: Input pulses have the following characteristics: f=1 MHz,  $t_r=3$  ns,  $t_f=3$  ns, skew < 150 ps.

FIGURE 1. Quiet Output Noise Voltage Waveforms

#### V<sub>OLP</sub>/V<sub>OLV</sub> and V<sub>OHP</sub>/V<sub>OHV</sub>:

- Determine the quiet output pin that demonstrates the greatest noise levels. The worst case pin will usually be the furthest from the ground pin. Monitor the output voltages using a 50Ω coaxial cable plugged into a standard SMB type connector on the test fixture. Do not use an active FET probe.
- Measure V<sub>OLP</sub> and V<sub>OLV</sub> on the quiet output during the worst case transition for active and enable. Measure V<sub>OHP</sub> and V<sub>OHV</sub> on the quiet output during the worst case active and enable transition.
- Verify that the GND reference recorded on the oscilloscope has not drifted to ensure the accuracy and repeatability of the measurements.

#### V<sub>ILD</sub> and V<sub>IHD</sub>:

- Monitor one of the switching outputs using a  $50\Omega$  coaxial cable plugged into a standard SMB type connector on the test fixture. Do not use an active FET probe.
- First increase the input LOW voltage level, V<sub>IL</sub>, until the output begins to oscillate or steps out a min of 2 ns.
   Oscillation is defined as noise on the output LOW level that exceeds V<sub>IL</sub> limits, or on output HIGH levels that exceed V<sub>IH</sub> limits. The input LOW voltage level at which oscillation occurs is defined as V<sub>ILD</sub>.
- Next decrease the input HIGH voltage level, V<sub>IH</sub>, until the output begins to oscillate or steps out a min of 2 ns. Oscillation is defined as noise on the output LOW level that exceeds V<sub>IL</sub> limits, or on output HIGH levels that exceed V<sub>IH</sub> limits. The input HIGH voltage level at which oscillation occurs is defined as V<sub>IHD</sub>.
- Verify that the GND reference recorded on the oscilloscope has not drifted to ensure the accuracy and repeatability of the measurements.



FIGURE 2. Simultaneous Switching Test Circuit



20-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300 Wide Package Number M20B



20-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide Package Number N20A

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

www.fairchildsemi.com